# 8-bit Low Pin Count MCU Hands On Seminar

**Technical Sales Presentation** October 25, 2005





- Introduction 9:00 9:15
- Technical Overview 9:15 9:45
- Peripherals Overview and Labs 10:00 11:15
  - MC9S08QG8 Demo Kit
  - CodeWarrior Installation
  - Lab 1 CodeWarrior Project
  - Lab 2 Application Software
  - Lab 3 ICS Lab
  - Lab 4 MTIM Lab
  - Lab 5 Analog Comparator Lab
  - Lab 6 ADC Lab
- RC Robot Demo 11:15 11:30
- Questions and Summary 11:30 12:00

Slide 1





## Announcing Freescale's New MC9S08QG Family

### **Highest Level of 8-bit On-Chip Integration for the Price**

- Solution to the increasing demand in the 8-bit market for more tightly integrated microcontrollers
- High integration on a single chip means:
  - Fewer external system components
  - Lower overall system costs
  - Reduced design time
  - Lessened probability of overall board quality problems
- Freescale's 8-bit portfolio performs well in providing
  - High resolution analog
  - Multiple communications options
  - Motion control ready devices



Slide 2



### So Highly Integrated, It's a Shame to Call This One Low-End.

- Brings all the advantages of the HCS08 Family to small package, low pin count devices.
- Combines advantages of 908Q with HCS08 core:
  - Small, general purpose + low power, feature rich = MC9S08QG8
- Further improves the already stellar low-power capabilities of HCS08 core!
- Full feature set for easy development:
  - High resolution analog, multiple communications options, temp sensor, all the "extras"
- Attractive price General purpose use is only the beginning!



Slide 3

## **HCS08** Roadmap





## MC9S08QG8/4 – Feature Set

| 8 k / 4 k         | IIC  | ICS<br>(8 MHz bus)          |
|-------------------|------|-----------------------------|
| Flash             | SCI  |                             |
| <b>512</b><br>RAM | SPI  | АСМР                        |
|                   | KBI  |                             |
| S08<br>Core       | СОР  | 2 - ch<br>16 - bit<br>Timer |
| ICE               | POR  | 8 - ch                      |
| +<br>BDM          | МТІМ | <b>10 - bit</b><br>ADC      |
|                   |      |                             |

8 pin packages – PDIP, NB-SOIC, DFN 16 pin packages – PDIP, TSSOP, QFN

#### **Features**

#### Memory

- 4 8 k Flash, capable of EEPROM emulation
- 512 bytes of RAM

### • Internal Clock Source (ICS)

- Up to 10 MHz bus
- FLL
- On-chip oscillator
- External crystal support (16 pin only) up to 10 MHz bus
- 2% accuracy over full operating range

### Serial Communication

• IIC (synchronous), SPI (synchronous), and SCI (asynchronous)

### • Timers

- 2 channel Timer/PWM Module (TPM)
- An 8 bit modulo timer module (MTIM) with 8 bit prescaler

### Analog Modules

- 8 ch, 10 bit Analog-to-digital converter
- Analog comparator

### Development Tools

• On chip ICE and BDM



#### Slide 5

## MC9S08QG8/4 Target Applications

- Wireless communications
- SMAC as part of Zigbee configuration
- Wireless sensor applications
- Watchdog co-processor
- Electronic power meters
- Handheld devices
- Home appliance
- Human input devices
- Secure boot co-processors
- Industrial control

- Security and alarm systems
- Sensing systems
- Small appliances
- Smart battery
- Smoke and CO detection
- Binary clocks
- Toys
- Lighting control
- PC peripherals
- Remote control
- Battery chargers



Slide 6



9S08QG8/4 Features and Benefits



## MC9S08QG8/4 – S08 Central Processor Unit (CPU)

|   |                                        |                     |                                                                                                                            | Features                                                                                                            | Benefits                                                                                                                       |
|---|----------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| I | 8 k / 4 k IIC ICS<br>Elash (10 MHz bus | ICS<br>(10 MHz bus) | <ul> <li>Up to 20 MHz (10 MHz bus) at &gt;2.1V<br/>operation for 100 ns minimum<br/>instruction time and 16 MHz</li> </ul> | <ul> <li>Offering high performance, even at low<br/>voltage levels for battery-operated<br/>applications</li> </ul> |                                                                                                                                |
| ŀ |                                        | SCI                 |                                                                                                                            | (8 MHz bus) frequency at <2.1V                                                                                      |                                                                                                                                |
|   | 512                                    | SPI                 |                                                                                                                            | • HC08 instruction set with added BGND                                                                              | Easy to learn and use architecture                                                                                             |
|   | RAM                                    |                     | ACMP                                                                                                                       | Instruction                                                                                                         | <ul> <li>Backwards object code compatibility<br/>with 68HC08 and 68HC05, so existing</li> </ul>                                |
|   |                                        | KBI                 |                                                                                                                            |                                                                                                                     | libraries can still be used                                                                                                    |
|   | 000                                    |                     | 2 - ch                                                                                                                     |                                                                                                                     | Allows for efficient, compact module<br>coding in assembly or C compiler                                                       |
|   | S08<br>Core                            | СОР                 | 16 - bit<br>Timer                                                                                                          |                                                                                                                     | <ul> <li>BGND allows user to enter the<br/>background debug mode that takes<br/>advantage of the on-chip In-circuit</li> </ul> |
|   |                                        | POR                 |                                                                                                                            |                                                                                                                     | emulator (ICE)                                                                                                                 |
|   | ICE                                    |                     | 8 - ch                                                                                                                     |                                                                                                                     |                                                                                                                                |
|   | +<br>BDM                               | МТІМ                | 10 - bit<br>ADC                                                                                                            |                                                                                                                     |                                                                                                                                |
|   |                                        |                     |                                                                                                                            | <ul> <li>Support for up to 32 interrupt /<br/>reset sources</li> </ul>                                              | <ul> <li>Allows for greater software flexibility<br/>and optimization for real-time<br/>applications</li> </ul>                |



Slide 8

## MC9S08QG8/4 – Operating Modes

|                    |      |                          | Features                                                                   | Benefits                                                                                                                                   |
|--------------------|------|--------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 8 k / 4 k<br>Flash | IIC  | ICS<br>(10 MHz bus)      | •Run currents typically 500uA per MHz of bus frequency.                    | <ul> <li>Longer battery life, when RUN mode is<br/>required often</li> <li>Ontion to run at lower speeds for</li> </ul>                    |
|                    | SCI  |                          |                                                                            | systems with sensitive power budget in active modes                                                                                        |
| <b>512</b><br>RAM  | SPI  | АСМР                     | Low-power STOP and WAIT modes •Wait •Stop3                                 | <ul> <li>Flexiblity to choose best mode for<br/>performance vs power consumption.</li> <li>Stop mode currents all less than 1µA</li> </ul> |
|                    | KBI  |                          | •Stop2<br>•Stop1                                                           |                                                                                                                                            |
| S08                |      | 2 - ch                   | ·                                                                          |                                                                                                                                            |
| Core               | СОР  | <b>16 - bit</b><br>Timer | Ultra low power real-time interrupt with internal or external clock source | <ul> <li>Can be used in stop2, stop3, wait and<br/>run modes to generate periodic<br/>interrupt.</li> </ul>                                |
| ICE                | POR  | 8 - ch                   |                                                                            | <ul> <li>Wake MCU from stop2, stop3, and wait<br/>modes without any additional<br/>components</li> </ul>                                   |
| +<br>BDM           | МТІМ | 10 - bit<br>ADC          |                                                                            | Operates on as little as 300nA of current                                                                                                  |
|                    |      |                          |                                                                            |                                                                                                                                            |



Slide 9

## MC9S08QG8/4 – Flash Memory

| 8 k / 4 k         | IIC  | ICS<br>(10 MHz bus)                       |
|-------------------|------|-------------------------------------------|
|                   | SCI  |                                           |
| <b>512</b><br>RAM | SPI  | АСМР                                      |
|                   | KBI  |                                           |
| S08<br>Core       | СОР  | <b>2 - ch</b><br><b>16 - bit</b><br>Timer |
| ICE               | POR  | 8 - ch                                    |
| +<br>BDM          | МТІМ | <b>10 - bit</b><br>ADC                    |

| Features                                                                                                                                                 | Benefits                                                                                                                                                                                                                                             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>In-application re-programmability</li> </ul>                                                                                                    | <ul> <li>Provides users a single silicon solution for<br/>multiple platforms</li> <li>Allows field re-programmability and<br/>upgradeability to future-proof designs</li> </ul>                                                                      |
| <ul> <li>FLASH read/program/erase over full<br/>operating voltage (1.8V-3.6V) and<br/>temperature (-40°C to 85°C and eventually to<br/>125°C)</li> </ul> | <ul> <li>Allows user to take full advantage of in-<br/>application, re-programmability benefits in<br/>virtually any environment</li> <li><u>EEPROM emulation</u> for data storage across<br/>the full operating conditions of the device</li> </ul> |
| <ul> <li>Single power supply program and erase</li> </ul>                                                                                                | • Does not require additional pin or power<br>supply for flash programming, simplifying<br>the interface for in-line programming and<br>allowing for more GPIO pins                                                                                  |
| <ul> <li>Extremely fast, byte-writeable programming         <ul> <li>As fast as 20 µsec/byte</li> </ul> </li> </ul>                                      | <ul> <li>Helps reduce production programming<br/>costs through ultra-fast programming</li> <li>Helps reduce power and speeds application<br/>when writing nonvolatile data is required</li> </ul>                                                    |
| <ul> <li>Up to 100,000 W/E cycles at typical voltage<br/>and temperature; 10 k minimum across<br/>voltage and temp</li> </ul>                            | <ul> <li>Allows for <u>EEPROM emulation</u>, reducing<br/>system costs and board real estate,<br/>eliminating the need for external EEPROM</li> </ul>                                                                                                |
| <ul> <li>Auto power-down for low-frequency<br/>read accesses</li> </ul>                                                                                  | <ul> <li>Reduces system power consumption</li> </ul>                                                                                                                                                                                                 |



Slide 10

## MC9S08QG8/4 – Clock Source Options

| 8 k / 4 k         | IIC  | ICS<br>(10 MHz bus)         |
|-------------------|------|-----------------------------|
| Flash             | SCI  |                             |
| <b>512</b><br>RAM | SPI  | АСМР                        |
|                   | KBI  |                             |
| S08<br>Core       | СОР  | 2 - ch<br>16 - bit<br>Timer |
| ICE               | POR  | 8 - ch                      |
| +<br>BDM          | МТІМ | <b>10 - bit</b><br>ADC      |

| Features                                                                                                                                                                                                                                         | Benefits                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Internal clock source (ICS) module<br/>containing a frequency-locked loop (FLL),<br/>controlled by internal or external reference</li> </ul>                                                                                            | <ul> <li>Can eliminate the cost of all external clock<br/>components, reduce board space, and<br/>increase system reliability</li> </ul>                                                                                                                                                                       |
| <ul> <li>Precision trimming of internal reference<br/>allows typical 0.1% resolution and +0.5% to -<br/>1% deviation</li> </ul>                                                                                                                  | <ul> <li>Provides one of the most accurate internal clock sources on the market</li> <li>Ex: security sensor can check-in with control panel at accurate, regular intervals</li> </ul>                                                                                                                         |
| <ul> <li>Internal reference can be trimmed from 31.25<br/>kHz to 39.065 kHz, allowing for<br/>8 MHz to 10 MHz FLL output</li> </ul>                                                                                                              | <ul> <li>Trim to adjust bus clocks for optimal serial communication baud rates and/or timer intervals</li> <li>Ex: communicate to a host PC through the serial port at 115200 baud with reference trimmed to 36.0 kHz</li> </ul>                                                                               |
| <ul> <li>Post-FLL bus frequency divider,<br/>programmable for divide by 1 to divide by 8</li> </ul>                                                                                                                                              | <ul> <li>On-the-fly selectable bus frequencies<br/>provide fast code execution and power<br/>saving efficiency by allowing the device to<br/>ramp to higher speeds to execute code<br/>quickly, then drop back to a lower frequency,<br/>lower power state without having to<br/>reacquire FLL lock</li> </ul> |
| <ul> <li>Low-power oscillator module (XOSC) with<br/>software selectable crystal or ceramic<br/>resonator range, 31.25 kHz to 38.4 kHz or 1<br/>MHz to 16 MHz, and capable of supporting<br/>external clock source input up to 20 MHz</li> </ul> | • 32 kHz oscillator provides low power option<br>for systems requiring time-keeping<br>functionality (i.e. time and date) while in low<br>power modes                                                                                                                                                          |

## 

Slide 11

## MC9S08QG8/4 – Serial Communication Ports

|                    | -    |                                       | Features                                                                                                                                                                                                                                                                                                                   | Benefits                                                                                                                                                                                                                                                                  |
|--------------------|------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 k / 4 k<br>Flash | IIC  | ICS<br>(10 MHz bus)                   | All serial peripherals are available for use in<br>parallel on 16 pin devices                                                                                                                                                                                                                                              | <ul> <li>Maximizes customers' options for external<br/>components with which to interface</li> </ul>                                                                                                                                                                      |
|                    | SCI  |                                       | Serial communications interface (SCI)     module offering asynchronous                                                                                                                                                                                                                                                     | <ul> <li>Provides standard UART communications<br/>peripheral</li> </ul>                                                                                                                                                                                                  |
| <b>512</b><br>RAM  | SPI  | АСМР                                  | ACMP                                                                                                                                                                                                                                                                                                                       | <ul> <li>Allows full-duplex, asynchronous, NRZ<br/>serial communication between MCU and<br/>remote devices</li> </ul>                                                                                                                                                     |
|                    | КВІ  |                                       | generation                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                           |
| S08<br>Core        | СОР  | 2 - ch<br>16 - bit<br>Timer<br>8 - ch | <ul> <li>Serial Peripheral Interface (SPI) module         <ul> <li>Full-duplex 3-wire synchronous<br/>transfer</li> <li>Maximum bit rate of 5 MHz for 10MHz<br/>bus frequency</li> </ul> </li> </ul>                                                                                                                       | <ul> <li>Cost effective serial peripheral expansion<br/>for applications, including EEPROM,<br/>high-precision analog-to-digital and<br/>digital-to-analog converters, real-time<br/>clocks and LCDs</li> <li>High-speed synchronous communication</li> </ul>             |
| ICE                | POR  |                                       |                                                                                                                                                                                                                                                                                                                            | between multiple MCUs or between MCU<br>and serial peripherals                                                                                                                                                                                                            |
| +<br>BDM           | МТІМ | <b>10 - bit</b><br>ADC                | <ul> <li>Inter-integrated Circuit (IIC) bus module         <ul> <li>2 - wire synchronous serial module to connect to standard IIC bus</li> <li>Designed to operate up to 100kbps with maximum bus loading and timing</li> <li>Capable of operating at higher baud rates up to a maximum of clock/20</li> </ul> </li> </ul> | <ul> <li>Fewer pins required for synchronous communications allows more pins to be reserved for I/O or other peripheral functions</li> <li>Cost effective serial peripheral expansion for applications, including EEPROM, high-precision analog-to-digital and</li> </ul> |



Slide 12

Freescale Semiconductor Confidential and Proprietary Information. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005.

with reduced bus loading

digital-to-analog converters, real-time

clocks and LCDs

## MC9S08QG8/4 – KBI and I/O

|                   |      |                        | Features                                                                                             | Benefits                                                                                                          |
|-------------------|------|------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| 8 k / 4 k         | liC  | ICS<br>(10 MHz bus)    | <ul> <li>8 - pin keyboard interrupt (KBI) module<br/>with software selectable polarity on</li> </ul> | <ul> <li>Keyboard scan with programmable pull-<br/>ups/pull-downs virtually eliminates</li> </ul>                 |
| Tiasii            | SCI  |                        | edge or edge/level modes                                                                             | external glue logic when interfacing to simple keypads                                                            |
| <b>512</b><br>RAM | SPI  | АСМР                   | <ul> <li>Pin-by-pin software selectable pull-ups<br/>on ports when used as input</li> </ul>          | <ul> <li>Reduces customer system cost by<br/>eliminating need for external resistors</li> </ul>                   |
|                   | КВІ  |                        |                                                                                                      |                                                                                                                   |
| S08               |      | 2 - ch                 |                                                                                                      |                                                                                                                   |
| Core              | СОР  | Timer                  | • Pin-by-pin software selectable slew rate control on ports when used as output                      | <ul> <li>Can configure ports for slower slew rate<br/>to minimize EMI noise emissions from<br/>the MCU</li> </ul> |
| ICE               | POR  | 8 - ch                 |                                                                                                      | <ul> <li>The higher slew rate can be used on<br/>pins requiring fast transitions</li> </ul>                       |
| +<br>BDM          | МТІМ | <b>10 - bit</b><br>ADC | <ul> <li>Pin-by-pin software selectable drive<br/>strength on ports when used as output</li> </ul>   | <ul> <li>High-current I/O allows direct drive of<br/>LED without additional components</li> </ul>                 |
|                   |      |                        | • Outputs 10mA or 2mA each; 60mA total for MCU                                                       | Reduced-current I/O minimizes power consumption                                                                   |



Slide 13

## MC9S08QG8/4 – Analog Integration

| 8 k/4 k           | IIC  | ICS<br>(10 MHz bus)         |
|-------------------|------|-----------------------------|
| FIASI             | SCI  |                             |
| <b>512</b><br>RAM | SPI  | АСМР                        |
|                   | KBI  |                             |
| S08<br>Core       | СОР  | 2 - ch<br>16 - bit<br>Timer |
| ICE               | POR  | 8 - ch                      |
| +<br>BDM          | МТІМ | <b>10 - bit</b><br>ADC      |

| Features                                                                                                                                                                                                                                               | Benefits                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <u>8 - channel, 10 - bit analog-to-digital</u><br><u>converter (ADC)</u>                                                                                                                                                                               | <ul> <li>Easily interface to analog inputs,<br/>such as sensors</li> </ul>                                                                                                                                                                                              |
| • 2.5 usec 10-bit conversion time                                                                                                                                                                                                                      | <ul> <li>400k sample/second conversion rate allows<br/>for sampling high speed signals</li> </ul>                                                                                                                                                                       |
| <ul> <li>Automatic compare function, S/W<br/>programmable for greater than/equal to or<br/>less than conditions</li> </ul>                                                                                                                             | • Used to set conversion complete and generate interrupt only when result matches condition, freeing up system resources                                                                                                                                                |
| Asynchronous clock source                                                                                                                                                                                                                              | <ul> <li>Can be used to run ADC when MCU clocks<br/>are off, such as in STOP3 low-power mode</li> <li>Provides highest accuracy results by<br/>eliminating on-chip noise from other<br/>peripherals</li> </ul>                                                          |
| Temperature sensor                                                                                                                                                                                                                                     | <ul> <li>Calculates temperature without any external<br/>components and saves an ADC input<br/>channel for other use</li> </ul>                                                                                                                                         |
| Internal bandgap reference channel                                                                                                                                                                                                                     | <ul> <li>Constant voltage source for calibrating ADC results requires no external components</li> </ul>                                                                                                                                                                 |
| • Trigger conversion using the RTI counter                                                                                                                                                                                                             | <ul> <li>Takes periodic measurements without CPU<br/>involvement</li> <li>Can be used in STOP3 with compare<br/>function to take measurements and wake<br/>MCU only when compare value is reached</li> </ul>                                                            |
| <ul> <li><u>Analog comparator module (ACMP)</u></li> <li>Option to compare to internal reference</li> <li>Option to route comparator output directly to pin</li> <li>Output can be optionally routed to TPM module as input capture trigger</li> </ul> | <ul> <li>Requires only single pin for input signal, freeing up other pin for other use</li> <li>Allows other components in system to see result of comparator with minimal delay</li> <li>Can be used for single slope ADC and RC time constant measurements</li> </ul> |

#### Slide 14



## MC9S08QG8/4 – Timers

|                    |                         |                          | Features                                                                                                                                                                                                                                                                                                                                                                                  | Benefits                                                                                                                                                                                                                                                                                                                                   |                                                                                                     |
|--------------------|-------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| 8 k / 4 k<br>Flash | IIC ICS<br>(10 MHz bus) |                          | Programmable 16 - bit Timer/PWM<br>module (TPM)                                                                                                                                                                                                                                                                                                                                           | One of the most flexible timer modules<br>for the money                                                                                                                                                                                                                                                                                    |                                                                                                     |
|                    | SCI                     |                          | <ul> <li>Each channel can be independently programmed for:         <ul> <li>input capture</li> <li>output compare</li> <li>buffered edge-aligned pulse width modulation (PWM)</li> <li>buffered center-aligned PWM</li> </ul> </li> <li>Three TPM counter clock sources:         <ul> <li>bus clock</li> <li>reference clock (XCLK)</li> <li>external clock (TCLK)</li> </ul> </li> </ul> | <ul> <li>PWM functionality ideal for motor control applications, as well as low-cost DAC (with some external components)</li> <li>Center-aligned PWMs keeps both PWM channels from transitioning on the same clock edge when both are enabled, reducing EMI noise emissions</li> <li>TCLK input can be used as an event counter</li> </ul> |                                                                                                     |
| <b>512</b><br>RAM  | SPI                     | АСМР                     |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                            |                                                                                                     |
| 000                | КВІ                     | 2 - ch                   |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                            |                                                                                                     |
| S08<br>Core        | СОР                     | <b>16 - bit</b><br>Timer | 8 - bit modulo timer (MTIM) module<br>with 8 bit prescaler<br>Several software selectable clock                                                                                                                                                                                                                                                                                           | <ul> <li>Timer overflow interrupt can<br/>be enabled to generate periodic<br/>interrupts for time-based software</li> </ul>                                                                                                                                                                                                                |                                                                                                     |
| ICE                | POR                     | 8 - ch                   | 8 - ch Fo                                                                                                                                                                                                                                                                                                                                                                                 | sources and a programmable<br>interrupt<br>• Four MTIM counter clock sources:                                                                                                                                                                                                                                                              | <ul> <li>Ioops</li> <li>Can be used for software input captures, output compares or PWMs</li> </ul> |
| +<br>BDM           | МТІМ                    | 10 - bit<br>ADC          | <ul> <li>&gt; bus clock</li> <li>&gt; reference clock (XCLK)</li> <li>&gt; external clock (TCLK) – rising edge</li> <li>&gt; external clock (TCLK) – falling edge</li> </ul>                                                                                                                                                                                                              | <ul> <li>TCLK input can be used as an event<br/>counter</li> </ul>                                                                                                                                                                                                                                                                         |                                                                                                     |
|                    |                         |                          |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                            |                                                                                                     |



Slide 15

## MC9S08QG8/4 – System Security Features

|        |                           |                                       |                                         | Features                                                                                                                  | Benefits                                                                                                                                              |
|--------|---------------------------|---------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8<br>f | <b>8 k / 4 k</b><br>Flash | IIC                                   | ICS                                     | • Watchdog computer operating properly<br>(COP) reset with option to run from                                             | <ul> <li>Resets device in instance of runaway or<br/>corrupted code</li> </ul>                                                                        |
|        |                           | SCI                                   | (10 MHz bus)                            | dedicated 1kHz internal clock source or<br>from bus clock                                                                 | <ul> <li>Independent clock source provides<br/>additional protection in case of loss of clock</li> </ul>                                              |
|        |                           | · · · · · · · · · · · · · · · · · · · |                                         | <ul> <li>Low-voltage detection (LVD) generates<br/>reset, interrupt or flag with two software</li> </ul>                  | <ul> <li>On power-up, holds device in reset until a<br/>reliable voltage level is applied to the part</li> </ul>                                      |
|        | <b>512</b><br>RAM         | SPI                                   | ACMP                                    | <ul> <li>selectable trip points</li> <li>Low-voltage warning (LVW) sets flag, with higher trip points than LVD</li> </ul> | Prevents MCU from operating at lower-than-<br>spec voltage when reset is enabled                                                                      |
|        |                           | KBI                                   |                                         |                                                                                                                           | <ul> <li>Flexibility to allow system to write/save<br/>important variables before voltage drops too<br/>low</li> </ul>                                |
|        | S08                       |                                       | 2 - ch                                  | Illegal op code and illegal address resets                                                                                | Resets device in instance of runaway or                                                                                                               |
|        |                           | COP                                   | 16 - bit                                |                                                                                                                           | corrupted code                                                                                                                                        |
|        | Core                      |                                       | Timer                                   | <ul> <li>Flexible Flash block protection</li> </ul>                                                                       | <ul> <li>Option to protect Flash in 512 byte blocks,<br/>allowing for a bootloader routine in</li> </ul>                                              |
|        |                           | POR                                   |                                         |                                                                                                                           | protected space, while remaining flash can<br>be reprogrammed                                                                                         |
|        | ICE                       |                                       | <b>8 - ch</b><br><b>10 - bit</b><br>ADC |                                                                                                                           | Secures code sections cannot be     accidentally modified by runaway code                                                                             |
|        | +<br>BDM                  | МТІМ                                  |                                         |                                                                                                                           | <ul> <li>Optional hardware vector redirection makes<br/>field upgrades easier by keeping all vectors<br/>except reset in unprotected flash</li> </ul> |
|        |                           |                                       |                                         | Security feature for Flash and RAM                                                                                        | Prevents unauthorized access to memory to<br>protect a customer's valuable software IP                                                                |
|        |                           |                                       |                                         | Always-on POR circuitry                                                                                                   | Significantly reduces risk of code runaway                                                                                                            |



Slide 16

Freescale Semiconductor Confidential and Proprietary Information. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005.

due to "brown-out" situations

### MC9S08QG8/4 – Background Debug System and On-chip ICE

|                    |      |                                                            | Features                                                                                                                                               | Benefits                                                                                                                                                                                                                                  |
|--------------------|------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 k / 4 k<br>Flash | IIC  | ICS<br>(10 MHz bus)<br>ACMP<br>2 - ch<br>16 - bit<br>Timer | <ul> <li>Background debugging system and<br/>on-chip in-circuit emulation (ICE)<br/>with real-time bus capture</li> </ul>                              | • Provides single wire debugging and emulation interface, eliminates need for expensive emulation tools                                                                                                                                   |
|                    | SCI  |                                                            |                                                                                                                                                        |                                                                                                                                                                                                                                           |
| <b>512</b><br>RAM  | SPI  |                                                            | • Breakpoint capability to allow single<br>breakpoint during in-circuit<br>debugging plus two more<br>breakpoints comparators in on-chip<br>ICE module | <ul> <li>Single step, run or trace through code execution using actual device instead of H/W approximation</li> <li>Flexible triggering mechanisms allow for trigger on read access, write access or code execution at address</li> </ul> |
|                    | KBI  |                                                            |                                                                                                                                                        |                                                                                                                                                                                                                                           |
| S08<br>Core        | СОР  |                                                            |                                                                                                                                                        |                                                                                                                                                                                                                                           |
| ICE                | POR  | <b>8 - ch<br/>10 - bit</b><br>ADC                          | • On-Chip ICE has 8 stage change-of-<br>flow FIFO with 9 trigger modes                                                                                 | <ul> <li>Allows for internal address and data<br/>bus visibility during real-time, at-<br/>speed code execution</li> <li>Flexible bus capture modes such as<br/>capture until trigger occurs or</li> </ul>                                |
| +<br>BDM           | МТІМ |                                                            |                                                                                                                                                        |                                                                                                                                                                                                                                           |
|                    |      |                                                            |                                                                                                                                                        | capture after trigger and run until<br>trace buffer is full.                                                                                                                                                                              |



Slide 17

## MC9S08QG8/4 – Packaging Options

| 8 k/4 k           | IIC  | ICS<br>(10 MHz bus)                       |
|-------------------|------|-------------------------------------------|
| FIASI             | SCI  |                                           |
| <b>512</b><br>RAM | SPI  | ACMP                                      |
|                   | KBI  |                                           |
| S08<br>Core       | СОР  | <b>2 - ch</b><br><b>16 - bit</b><br>Timer |
| ICE               | POR  | 8 - ch_                                   |
| +<br>BDM          | МТІМ | <b>10 - bit</b><br>ADC                    |

| Features                                                                               | Benefits                                                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>16 - pin plastic dual in-line package<br/>(PDIP)</li> </ul>                   | <ul> <li>PDIP packaging option for lowest cost<br/>manufacturing process and easy<br/>development</li> </ul>                                                                                                               |
| • 8 - pin PDIP                                                                         | • Pin compatible with 16 PDIP, such that<br>both can be used in the same footprint<br>(top 4 - pins on each side of the 16 pin<br>map to the respective 4 pins on each<br>side of the 8 pin); same pitch as 16 pin<br>PDIP |
| <ul> <li>16 quad flat no lead (QFN) package</li> </ul>                                 | <ul> <li>Smallest 16-pin package, leadless<br/>footprint with full functionality and<br/>feature set for real estate-sensitive<br/>applications</li> </ul>                                                                 |
| <ul> <li>8 dual flat no lead (DFN) package</li> </ul>                                  | <ul> <li>Smallest 8-pin package, leadless<br/>footprint for extremely real estate-<br/>sensitive applications</li> </ul>                                                                                                   |
| <ul> <li>16 - pin thin shrink small outline<br/>package (TSSOP)</li> </ul>             | <ul> <li>Economical, surface mount small<br/>footprint for price- and real estate-<br/>sensitive applications, requiring full<br/>functionality and feature set</li> </ul>                                                 |
| <ul> <li>8 - pin narrow body small outline<br/>integrated circuit (NB-SOIC)</li> </ul> | <ul> <li>Economical, surface mount small<br/>footprint for price- and real estate-<br/>sensitive applications</li> </ul>                                                                                                   |



Slide 18



9S08QG8/4 Support, Tools, and Collateral



## **CodeWarrior Development Studio, Special Edition**

| Features:                                                                            | Licensing Procedure:                            |
|--------------------------------------------------------------------------------------|-------------------------------------------------|
| <ul> <li>CodeWarrior ™ IDE with project wizard</li> </ul>                            | Key is permanent and free of charge             |
| <ul> <li>Project management for up to 32 files</li> </ul>                            | Customer registers via the WEB                  |
| <ul> <li>Emulator-like debug capability</li> </ul>                                   | Email with information is sent automatically to |
| <ul> <li>Highly optimized ANSI C compiler and<br/>C source level debugger</li> </ul> | customer's email address or activated via WEB   |
| • 16 KB (HCS08) or 32 KB (HCS12X)                                                    | Cost                                            |
| free C Compiler                                                                      |                                                 |
| <ul> <li>Fast Flash programming</li> </ul>                                           | • \$2000+ value at no cost to user              |
| <ul> <li>Full Chip Simulator</li> </ul>                                              |                                                 |
| <ul> <li>Auto C code generation peripherals via</li> </ul>                           |                                                 |
| Processor Expert <sup>™</sup> from Unis                                              |                                                 |
| <ul> <li>Supports Serial, Ethernet, USB, and<br/>Parallel PC interfaces</li> </ul>   |                                                 |

### Additional Information Available @ www.metrowerks.com or www.freescale.com



#### Slide 20

## **HCS08 Demo and Promotional Boards**

### • DEMO9S08QG8 – MSRP: \$50

- The 9S08QG8 demonstration kit contains everything a designer needs to develop and evaluate application code.
  - > Integrated BDM Multilink requires ONLY a USB cable to connect to the board to begin development
  - Program and debug code using free CodeWarrior
     Development Studio for HC08, Special Edition through
     DB9 serial port and included RS232 serial cable or USB
  - > PDIP socket allows customer to program multiple devices serially for prototypes without having to solder and desolder any parts from the board or purchase a separate programming adapter board



### Complete List of HCS08 Tools is Available in the Development Tool Sector Guide.



#### Slide 21

## **HCS08** Programming and Debugging Tools

### • USBMULTILINKBDM – MSRP: \$99

- The BDM Multilink is an easy-to-use, cost-effective universal development tool for all HCS08 and HCS12 MCUs.
  - > Real-time, in-circuit Flash programmer and debugger
  - > Access to HCS08 or HCS12 ON-CHIP ICE
  - > View and change internal registers and memory while running an application
  - > Single step, run, or trace application code
  - > USB PC interface
  - > Integrated into DEMO9S08QG8 at no additional cost

### M68CYCLONEPRO – MSRP: \$495

- The CyclonePRO provides all the capabilities of the MON08 Multilink, MON08 Cyclone, and HCS08/HCS12 BDM cables.
  - > Standalone Flash Programmer
  - > Push buttons and LEDs to control the standalone operation
  - > Provide target out power for the target system
  - > Real-time, in-circuit Flash programmer and debugger
  - > USB, Serial, and Ethernet PC interfaces

### • CPA08xxxxx – MSRP: \$99 to \$195

- Cost Effective programming adapters designed to be used with MON08 or BDM programmers
  - > Package support for QFP, DIP, SDIP, TSSOP, and SOIC packages

### Complete List of HCS08 Tools is Available in the Development Tool Sector Guide.



#### Slide 22





9S08QG8/4 Summary and Wrap-Up



### Summary

### So Highly Integrated, It's a Shame to Call This One Low-End.

- The QG-family extends the general purpose family of S08 devices into the low pin-count space, while improving the low-power story and utilizing the latest low-voltage capabilities
- Low pin-count does NOT mean "low end". High level of integration and value is the key to the QG-family.
  - Multiple new FSL modules are making their debut on the QG8/4, including the accurate, low-power ICS and improved ADC
  - Other modules have been integrated and assigned to ports in order to take maximum advantage of the low pin count (i.e. serial communication modules)
  - QG-family offers the benefits of Flash with the security of ROM with the multiple system protection features
- Starting up development with this device is extremely simple and inexpensive with the low-cost demo board (with integrated USB BDM Multilink) and CodeWarrior Special Edition
  - In addition, there will be a promotional clock with minimal evaluation capabilities and programming adapters to aid development and prototyping
- Attractive price General purpose use is only the beginning!



Slide 24

